Details
| Originalsprache | Englisch |
|---|---|
| Seiten | 1-2 |
| Seitenumfang | 2 |
| Publikationsstatus | Veröffentlicht - 29 Juli 2025 |
| Veranstaltung | RISC-V Summit 2025 Europe - Cité des sciences et de l'industrie, Paris, Frankreich Dauer: 12 Mai 2025 → 15 Mai 2025 https://riscv-europe.org/summit/2025/ |
Konferenz
| Konferenz | RISC-V Summit 2025 Europe |
|---|---|
| Land/Gebiet | Frankreich |
| Ort | Paris |
| Zeitraum | 12 Mai 2025 → 15 Mai 2025 |
| Internetadresse |
Abstract
sustained operation at 180 MHz while withstanding temperatures up to 175°C. Built using a state-of-the-art
180nm silicon-on-insulator (SOI) technology, the processor overcomes the limitations of existing designs, such as
increased leakage currents and reduced carrier mobility in extreme environments. Key innovations include a
deeply pipelined architecture optimized for thermal stability, modular execution pipelines to handle high-latency
operations without stalling, and tightly coupled caches using single-port SRAM with custom wrappers for high
throughput. In contrast to other well known architectures for harsh environments, which usually target radiation
resistance in space, this design is tailored specifically for high-temperature resilience. Extensive testing validated
its performance and reliability.
Schlagwörter
- RISC-V, ASIP
Zitieren
- Standard
- Harvard
- Apa
- Vancouver
- BibTex
- RIS
2025. 1-2 Beitrag in RISC-V Summit 2025 Europe, Paris, Frankreich.
Publikation: Konferenzbeitrag › Paper › Forschung › Peer-Review
}
TY - CONF
T1 - High Performance RISC-V Processor for Application in Harsh Environments
AU - Hawich, Malte
AU - Rücker, Malte
AU - Stuckenberg, Tobias
AU - Blume, Holger Christoph
PY - 2025/7/29
Y1 - 2025/7/29
N2 - This work introduces a full custom RISC-V processor specifically targeted for harsh environments capable ofsustained operation at 180 MHz while withstanding temperatures up to 175°C. Built using a state-of-the-art180nm silicon-on-insulator (SOI) technology, the processor overcomes the limitations of existing designs, such asincreased leakage currents and reduced carrier mobility in extreme environments. Key innovations include adeeply pipelined architecture optimized for thermal stability, modular execution pipelines to handle high-latencyoperations without stalling, and tightly coupled caches using single-port SRAM with custom wrappers for highthroughput. In contrast to other well known architectures for harsh environments, which usually target radiationresistance in space, this design is tailored specifically for high-temperature resilience. Extensive testing validatedits performance and reliability.
AB - This work introduces a full custom RISC-V processor specifically targeted for harsh environments capable ofsustained operation at 180 MHz while withstanding temperatures up to 175°C. Built using a state-of-the-art180nm silicon-on-insulator (SOI) technology, the processor overcomes the limitations of existing designs, such asincreased leakage currents and reduced carrier mobility in extreme environments. Key innovations include adeeply pipelined architecture optimized for thermal stability, modular execution pipelines to handle high-latencyoperations without stalling, and tightly coupled caches using single-port SRAM with custom wrappers for highthroughput. In contrast to other well known architectures for harsh environments, which usually target radiationresistance in space, this design is tailored specifically for high-temperature resilience. Extensive testing validatedits performance and reliability.
KW - RISC-V
KW - ASIP
KW - Processor architecture
KW - Hardware architecture
KW - RISC-V
KW - ASIP
M3 - Paper
SP - 1
EP - 2
T2 - RISC-V Summit 2025 Europe
Y2 - 12 May 2025 through 15 May 2025
ER -